# Written Re-exam for IE1204/5 Digital Design Friday 10/4 2015 8.00-12.00 #### General Information Examiner: Ingo Sander. *Teacher*: Kista, William Sandqvist, phone 08-790 44 87 / Fredrik Jonsson. Exam text does not have to be returned when you hand in your writing. Aids: No aids are allowed! The exam consists of three parts with a total of 12 tasks, and a total of 30 points: **Part A1** (**Analysis**) contains eight short questions. Right answer will for six of the questions give you one point and for two of the questions one or two points. Incorrect answer will give you zero points. The total number of points in Part A1 is 10 points. To pass the Part A1 requires at least **6p**, if fewer points we will not look at the rest of your exam. Part A2 (Methods) contains two method problems on a total of 10 points. To **pass the exam** requires at least **11 points** from A1 + A2, if fewer points we will not look at the rest of your exam. **Part B (Design problems)** contains two design problems of a total of 10 points. Part B is corrected only if there are at **least 11p** from the exam A- Part. **NOTE!** At the end of the exam text there is a submission sheet for Part A1, which can be separated to be submitted together with the solutions for A2 and B. For a passing grade (**E**) requires at **least 11 points on the exam**. **Grades** are given as follows: | 0 – | 11 – | 16 – | 19 – | 22 – | 25 | |-----|------|------|------|------|----| | F | Е | D | C | В | A | The result is expected to be announced before Monday 4/5 2015. # Part A1: Analysis Only answers are needed in Part A1. Write the answers on the submission sheet for Part A1, which can be found at the end of the exam text. #### **1.** 1p/0p A function f(x, y, z) is described by the equation: $$f(x, y, z) = \overline{x} \, y \, z + \overline{y} \, z + x \, y \, z + x \, y \, z$$ Minimize the function. $$f(x, y, z)_{\min} = ?$$ #### **2.** 2p/1p/0p When the numbers 0 ... 9 are coded with the usual 4 bit binary code it is called BCD code (binary code for 10 ... 15 are not included in the BCD code). Sometimes, a 4-bit code in which the BCD code words is reduced by 3, the so-called "exess-3 code", XS3, is used. $(y_3y_2y_1y_0)_{XS3} = (x_3x_2x_1x_0)_{BCD} - 3_{10}$ . - a) Use a four-bit adder and, if necessary inverters to make a BCD→XS3 coder. The subtraction should be done with the two complement method. The constants 0 and 1 are available. Draw your solution in the figure on the answer sheet. - **b**) What **binary** XS3 code has the BCD number 9? $$x_{BCD} = x_3 x_2 x_1 x_0$$ #### **3**. 1p/0p Given is a Karnaugh map for a function of four variables $y = f(x_3, x_2, x_1, x_0)$ . Write the function as a **minimized** sum of products, SP form. "-" in the map means "don't care". #### **4**. 2p/1p/0p The figure shows a circuit consisting of three gates. - a) Specify the logical function f truth table. - **b**) Derive a **simplified expression** for the function f = f(a,b). #### **5.** 1p/0p Give an expression for the logical function realized by the CMOS circuit in the figure? Only the "pull-down" circuit appears, the "pull-up" circuit is symbolized by the square at the top of the figure. #### **6.** 1p/0p This sequence circuit consists of a T-flip-flop and a D-flip-flop, it starts in the state $q_1q_0$ 00. Analyze the circuit and give the sequence for the following three clock pulses. #### **7.** 1p/0p The figure shows a type of *asynchronous* **latch**. It's called the Earle latch (but it is not included in the course materials). Derive the circuit's characteristic function. $$q^+ = f(q, e, d) = ?$$ #### **8.** 1p/0p The following is the VHDL code for a 2:1 MUX. Unfortunately, some of the code has fallen away, this is marked by (????) Answer with making the line of code complete! ``` ENTITY MUX_2_1 IS PORT ( d_in : IN STD_LOGIC_VECTOR(1 downto 0) ; a : IN STD_LOGIC; d_out : OUT STD_LOGIC ); END MUX_2_1 ; ARCHITECTURE beh OF MUX_2_1 IS BEGIN d_out <= ( NOT a AND d_in(0) ) OR ( ???? ) ; END beh ;</pre> ``` #### Part A2: Methods *Note! Part A2 will only be corrected if you have passed part A1* ( $\geq 6p$ ). #### **9.** 5p The figure shows an punched tape with the Baudot code. Your task is to make a decoder for vowels (our Swedish vowels Å Ä Ö are *not* included) that provides the output V=1 only when the code is corresponding to a vowel. Assume that the paper tape to read is edited so that only the English alphabet letters $\mathbf{A} \dots \mathbf{Z}$ are appearing (letters from the line "Lowercase"). No special characters (Car. Return, Line Feed, Ltrs ...) can occur. Consider Y as a vowel. Hole = 1, no hole = 0. - a) (1p) Enter the **truth table** $V = f(x_4, x_3, x_2, x_1, x_0)$ , or directly as Karnaugh maps. Specify "do not care". One code word is missing on the character strip which one? It could also be used as "do not care". - **b**) (2p) **Minimize the function** V and express it as a sum of products (SP). Use do not care. - c) (2p) In order to reduce the number of gates a multiplexer is used. Realize the function V with a **4:1 MUX** and a minimized number of optional gates. As select variables $x_4$ and $x_3$ should be used. #### **10**. 5p A counter (a Moore-machine) counts Graycode up " $\rightarrow$ " 00 01 11 10 or down " $\leftarrow$ " 00 10 11 01. With two mode-signals a b (00 01 11 10) you control to which the state counter should count, and then remain in this state until ab are changed. Choose to follow up/down sequence so that the desired state ab is reached after as few steps as possible – if the choice up/down does not imply any difference in the number of steps, then choose to follow the up " $\rightarrow$ " sequence. - a) (1p) Finish the initiated state diagram. Map the condition for all state transitions. - b) (2p) Write state table based on the state diagram. Derive minimized expressions for the next state. $q_1^+q_0^+=f(q_1q_0,ab)$ $q_1^+=f(q_1q_0,ab)$ $q_0^+=f(q_1q_0,ab)$ - c) (2p) Realize the next state decoder with two 4:1 multiplexers. The control signals *a* and *b* are connected to the multiplexers select inputs. Derive the minimized function expressions for the multiplexer data inputs. See the figure. ### Part B. Design Problems *Note! Part B will only be corrected if you have passed part A1+A2* ( $\geq 11p$ ). **11.** 5p Synchronous serial two-complementer. **a)** (1p) A synchronous sequential circuits, a Moore machine, has the state diagram to the right. Minimize the number of states, set up the minimized state-table and draw the minimized state diagram. (This may very well prove to be time well spent before the subtask b). **b**) (1p) The Rapid method for the two complement of a binary number means that, in the direction from the least significant bit to the most significant bit, all the bits including the leading 1 are **copied** and then all of the following bits are **inverted**. A synchronous sequential circuit, a Moore machine, will at the input i for each clock pulse, get the bits in this serial order. After each clock pulse the sequential circuit output z will present the corresponding bit *copied* or *inverted* according to the rule. After each complete data word the circuit is cleared with the (asynchronous) reset. Derive the circuit's state table and draw the state diagram. - (2p) Derive the **coded state table** (select the code yourself) and derive the minimized functions for **next state** and **output**. - (1p) **Draw schematic** it is free to use any type of gates together with the D-flip-flops wich has asynchronous reset input. - 12. (5p) Asynchronous edge triggered pulse gate An asynchronous sequential circuits has two inputs and one output. On one input there is a pulse train p, on the other input there is a slow signal w ( slow in comparision to p ). As soon as possible after each rising edge of w, the output z will "let through" the next complete pulse (one complete pulse) from p. Output z is 0 all other times. See the figure's example. Your answer must include a **state diagram**, if necessary minimized, a **flow table**, and an appropriate **state assignment** with a **excitation table** that gives race-free net. You must also develop the **hazard-free** expressions for the **next state** and an expression for the **output**, but you don't need to draw the gate circuit. ## Good Luck! # Submission sheet for Part A1 Sheet 1 ( remove and hand in together with your answers for part A2 and part B ) | Last Name: | Given Name: | e: | | |---------------|-------------|----|--| | Personal code | | | | | number: | | | | | | te down your answers for the questions from Part A1 ( 1 to 8 ) | | |------------------|-------------------------------------------------------------------------------------|-----| | Question | on Answer | | | <b>1</b> 1p | $f(x, y, z) = \{SP\}_{\min} = ?$ | | | 2<br>1+1p | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | <b>3</b> 1p | $y = f(x_3, x_2, x_1, x_0) = \{SP\}_{\min} = ?$ | | | <b>4</b><br>1+1p | a) Truth tableb) Simplified function $ab \mid f \mid$ $ab \mid f \mid$ $f(a,b) = ?$ | | | r | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | <b>5</b> 1p | $V_{OUT} = f(A, B, C) = ?$ | | | <b>6</b> 1p | $q_1q_0 = 00,$ | | | <b>7</b> 1p | $q^{+} = f(q, e, d) = ?$ | | | <b>8</b> 1p | d_out <= ( <b>NOT</b> a <b>AND</b> d_in(0) ) <b>OR</b> ( | ) ; | This table is completed by the examiner!! | Part A1 | Part A2 | Part A2 | | Part B | | Total | | |---------|---------|---------|----|--------|-----|-------|--| | Points | 9 | 10 | 11 | 12 | Sum | Grade | | | | | | | | | | | | | | | | | | | |